A multi-level hierarchical cache coherence protocol for multiprocessors
暂无分享,去创建一个
[1] Eugene D. Brooks,et al. The Cerberus Multiprocessor Simulator , 1987, PPSC.
[2] Andrew W. Wilson,et al. Hierarchical cache/bus architecture for shared memory multiprocessors , 1987, ISCA '87.
[3] Mary K. Vernon,et al. Performance Analysis of Hierarchical Cache-Consistent Multiprocessors , 1989, Perform. Evaluation.
[4] Anoop Gupta,et al. SPLASH: Stanford parallel applications for shared-memory , 1992, CARN.
[5] Jean-Loup Baer,et al. A performance study of memory consistency models , 1992, ISCA '92.
[6] Anoop Gupta,et al. Comparative performance evaluation of cache-coherent NUMA and COMA architectures , 1992, ISCA '92.
[7] Laxmi N. Bhuyan,et al. Design of an Adaptive Cache Coherence Protocol for Large Scale Multiprocessors , 1992, IEEE Trans. Parallel Distributed Syst..
[8] Anoop Gupta,et al. The DASH Prototype: Logic Overhead and Performance , 1993, IEEE Trans. Parallel Distributed Syst..