Leakage Power Reduction in Deep Submicron VLSI Circuits Using Delay-Based Power Gating
暂无分享,去创建一个
[1] Ranga Vemuri,et al. Dynamic Characteristics of Power Gating During Mode Transition , 2011, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[2] Nagarjuna Telagam,et al. Performance evolution of 4-b bit MAC unit using hybrid GDI and transmission gate based adder and multiplier circuits in 180 and 90 nm technology , 2018, Microprocess. Microsystems.
[3] Shin'ichiro Mutoh,et al. 1V high-speed digital circuit technology with 0.5/spl mu/m multi-threshold CMOS , 1993, Sixth Annual IEEE International ASIC Conference and Exhibit.
[4] David Harris,et al. CMOS VLSI Design: A Circuits and Systems Perspective , 2004 .
[5] T. Thamaraimanalan,et al. A low power fuzzy logic based variable resolution ADC for wireless ECG monitoring systems , 2019, Cognitive Systems Research.
[6] K. Baskaran,et al. Leakage Power Reduction Techniques in Deep Submicron Technologies for VLSI Applications , 2012 .
[7] Magnus Själander,et al. A low-leakage twin-precision multiplier using reconfigurable power gating , 2005, 2005 IEEE International Symposium on Circuits and Systems.