An area-efficient topology for VLSI implementation of Viterbi decoders and other shuffle-exchange type structures
暂无分享,去创建一个
[1] P. Glenn Gulak,et al. VLSI Structures for Viterbi Receivers: Part I-General Theory and Applications , 1986, IEEE J. Sel. Areas Commun..
[2] R. Orndorff,et al. Viterbi decoder VLSI integrated circuit for bit error correction , 1981 .
[3] Solomon W. Golomb,et al. Shift Register Sequences , 1981 .
[4] H. Fredricksen. A Survey of Full Length Nonlinear Shift Register Cycle Algorithms , 1982 .
[5] Howard Jay Siegel,et al. Interconnection networks for large-scale parallel processing: theory and case studies (2nd ed.) , 1985 .
[6] Kamran Eshraghian,et al. Principles of CMOS VLSI Design: A Systems Perspective , 1985 .
[7] Thomas Kailath,et al. Locally connected VLSI architectures for the Viterbi algorithm , 1988, IEEE J. Sel. Areas Commun..
[8] C. Thomborson,et al. A Complexity Theory for VLSI , 1980 .
[9] Andries P. Hekstra,et al. An alternative to metric rescaling in Viterbi decoders , 1989, IEEE Trans. Commun..
[10] Gary L. Miller,et al. New layouts for the shuffle-exchange graph(Extended Abstract) , 1981, STOC '81.
[11] Shuji Kubota,et al. A scarce-state-transition Viterbi-decoder VLSI for bit error correction , 1987 .