Sigma-delta ADC with reduced sample rate multibit quantizer
暂无分享,去创建一个
[1] James C. Candy,et al. Decimation for Sigma Delta Modulation , 1986, IEEE Trans. Commun..
[2] K.C.-H. Chao,et al. A higher order topology for interpolative modulators for oversampling A/D converters , 1990 .
[3] Gabor C. Temes,et al. Switched-capacitor integrators with low finite-gain sensitivity , 1985 .
[4] Bruce A. Wooley,et al. A 50-MHz multibit sigma-delta modulator for 12-b 2-MHz A/D conversion , 1991 .
[5] Bruce A. Wooley,et al. Third-order cascaded sigma-delta modulators , 1991 .
[6] Apparajan Ganesan,et al. Theory and practical implementation of a fifth-order sigma-delta A/D converter , 1991 .
[7] T. C. Leslie,et al. An improved sigma-delta modulator architecture , 1990, IEEE International Symposium on Circuits and Systems.
[8] Ramesh Harjani,et al. FRC: a method for extending the resolution of Nyquist rate converters using oversampling , 1998 .
[9] R. Schreier,et al. Delta-sigma data converters : theory, design, and simulation , 1997 .
[10] Atsushi Iwata,et al. A 16-bit oversampling A-to-D conversion technology using triple-integration noise shaping , 1987 .