Scaling trends of power noise in 3-D ICs

Power supply noise in three-dimensional integrated circuits (3-D ICs) considering scaled CMOS and through silicon via (TSV) technologies is the focus of this paper. A TSV and inductance aware cell-based 3-D power network model is proposed and evaluated. Constant TSV aspect ratio and constant TSV area penalty scaling, as two scenarios of TSV technology scaling, are discussed. A comparison of power noise among via-first, via-middle, and via-last TSV technologies with CMOS scaling is also presented. When the TSV technology is a primary bottleneck in high performance 3-D ICs, an increasing TSV area penalty should be adopted to produce lower power noise. As a promising TSV technology, via-middle TSVs are shown to produce the lowest power noise with CMOS technology scaling. Paper shows how power noise changes in 3-D ICs with CMOS and TSV technology scaling.Uniform distribution of P/G TSVs array exhibit lower on-chip power noise.An accurate and fast closed-form expression to calculate TSV equivalent inductance.Tradeoffs among TSV parameters, technologies, and power noise are discussed.

[1]  H. Reichl,et al.  High aspect ratio TSV copper filling with different seed layers , 2008, 2008 58th Electronic Components and Technology Conference.

[2]  Eby G. Friedman,et al.  Three-dimensional Integrated Circuit Design , 2008 .

[3]  Joungho Kim,et al.  Electrical characterization of trough silicon via (TSV) depending on structural and material parameters based on 3D full wave simulation , 2007, 2007 International Conference on Electronic Materials and Packaging.

[4]  Eby G. Friedman,et al.  Simultaneous switching noise in on-chip CMOS power distribution networks , 2002, IEEE Trans. Very Large Scale Integr. Syst..

[5]  Eby G. Friedman,et al.  Interconnect coupling noise in CMOS VLSI circuits , 1999, ISPD '99.

[6]  Zheng Xu,et al.  Through-Strata-Via (TSV) Parasitics and Wideband Modeling for Three-Dimensional Integration/Packaging , 2011, IEEE Electron Device Letters.

[7]  Junho Lee,et al.  High-Frequency Scalable Electrical Model and Analysis of a Through Silicon Via (TSV) , 2011, IEEE Transactions on Components, Packaging and Manufacturing Technology.

[8]  E. Friedman,et al.  Closed-Form Expressions of 3-D Via Resistance, Inductance, and Capacitance , 2009, IEEE Transactions on Electron Devices.

[9]  Eby G. Friedman,et al.  Efficient Distributed On-Chip Decoupling Capacitors for Nanoscale ICs , 2008, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[10]  Makoto Motoyoshi,et al.  Through-Silicon Via (TSV) , 2009, Proceedings of the IEEE.

[11]  Emre Salman,et al.  High Performance Integrated Circuit Design , 2012 .

[12]  Eby G. Friedman,et al.  Power Distribution Networks with On-Chip Decoupling Capacitors , 2007 .

[13]  Emre Salman,et al.  Power Distribution in TSV-Based 3-D Processor-Memory Stacks , 2012, IEEE Journal on Emerging and Selected Topics in Circuits and Systems.

[14]  Nanning Zheng,et al.  3D DRAM Design and Application to 3D Multicore Systems , 2009, IEEE Design & Test of Computers.

[15]  Eby G. Friedman,et al.  Inductive properties of high-performance power distribution grids , 2002, IEEE Trans. Very Large Scale Integr. Syst..

[16]  Jun Fan,et al.  Modeling and Application of Multi-Port TSV Networks in 3-D IC , 2013, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.

[17]  Eby G. Friedman,et al.  Scaling trends of on-chip power distribution noise , 2004 .

[18]  Hannu Tenhunen,et al.  Compact modelling of Through-Silicon Vias (TSVs) in three-dimensional (3-D) integrated circuits , 2009, 2009 IEEE International Conference on 3D System Integration.

[19]  Sung Kyu Lim,et al.  Power delivery system architecture for many-tier 3D systems , 2010, 2010 Proceedings 60th Electronic Components and Technology Conference (ECTC).

[20]  J. G. Ryan,et al.  The evolution of interconnection technology at IBM , 1995, IBM J. Res. Dev..

[21]  S. R. Narasimhan,et al.  Modeling of Crosstalk in Through Silicon Vias , 2013, IEEE Transactions on Electromagnetic Compatibility.

[22]  C. Sharbono,et al.  Factors affecting copper filling process within high aspect ratio deep vias for 3D chip stacking , 2006, 56th Electronic Components and Technology Conference 2006.