Efficient high-speed CIC decimation filter
暂无分享,去创建一个
This paper presents an efficient architecture for the first carry-save integrator stage in a high-speed cascaded integrator-comb (CIC) decimation filter based on exploiting the carry propagation properties in a carry-save accumulator. The architecture can reduce the number of registers (by 6.3% to 13.5% in our examples) and replace a large number of full-adders by half-adders (18% to 42% in our examples), thus saving area and power. Significant savings are achieved when the decimation rate is high and the number of integrator stages is small.
[1] Christer Svensson,et al. A unified single-phase clocking scheme for VLSI systems , 1990 .
[2] Alan N. Willson,et al. A 250 Msample/sec programmable cascaded integrator-comb decimation filter , 1996, VLSI Signal Processing, IX.
[3] R. W. Adams,et al. A 20-bit decimator IC for high-resolution audio A/D conversion , 1989, 1989 Proceedings of the IEEE Custom Integrated Circuits Conference.
[4] E. Hogenauer,et al. An economical class of digital filters for decimation and interpolation , 1981 .