A method to reduce power consumption in pipelined A/D converters
暂无分享,去创建一个
This paper describes a method to reduce the supply voltage for the MDACs (multiplying digital to analog converter) in pipelined or algorithmic A/D converters that results in lower power consumption. The technique is based on using digital code correction to limit the output voltage swing of MDACs to almost half. Since the input voltage range, the reference voltage and V/sub LSB/ remain unchanged, the size of the capacitors dictated by thermal noise and matching considerations is conserved. The analysis presented shows that the settling error improves and that the performance degradation coming from lower supply voltage is eliminated. The method is appropriate for scaling CMOS mixed-signal designs where low voltage and low power consumption are important requirements.
[1] Paul R. Gray,et al. A 10 b, 20 Msample/s, 35 mW pipeline A/D converter , 1995, IEEE J. Solid State Circuits.
[2] J. Jacob Wikner,et al. CMOS Data Converters for Communications , 2000 .
[3] T. L. Sculley,et al. A digitally self-calibrating 14-bit 10-MHz CMOS pipelined A/D converter , 2002 .