Switch selection & sizing in CMOS implementation of variable output switched capacitor step-down DC-DC converter

This paper describes the CMOS implementation of an open-loop variable output voltage switched capacitor step-down DC-DC converter with large number of target voltages. The number of target voltages generated using n-flying capacitors are of the order of 2n. A scheme for selection of transistor type and size is given that optimizes silicon area and efficiency of a given design. Expressions for equivalent series resistance (Req), conduction, switching power loss and efficiency are derived in terms of switching frequency (Fsw), flying capacitor value and compared with the simulated results. The effect of flying capacitor on efficiency is shown with the plots of efficiency vs. output voltages and bottom plate capacitance. The 3/4 step-down converter circuit is described and analysed by varying switching frequency and load for different values of bottom plate capacitance. An efficiency of about 87% is achieved with 15% bottom plate capacitance for load current of 10mA and input voltage of 1.8V at 4MHz of switching frequency.

[1]  Alexander Kushnerov High-Efficiency Self-Adjusting Switched Capacitor DC-DC Converter with Binary Resolution , 2010, ArXiv.

[2]  Yogesh K. Ramadass Energy processing circuits for low-power applications , 2009 .

[3]  Elad Alon,et al.  Design Techniques for Fully Integrated Switched-Capacitor DC-DC Converters , 2011, IEEE Journal of Solid-State Circuits.

[4]  Michel Declercq,et al.  A high-efficiency CMOS voltage doubler , 1998, IEEE J. Solid State Circuits.

[5]  S. Ben-Yaakov,et al.  Algebraic synthesis of Fibonacci Switched Capacitor Converters , 2011, 2011 IEEE International Conference on Microwaves, Communications, Antennas and Electronic Systems (COMCAS 2011).