A CMOS op amp using a regulated-cascode transimpedance building block for high-gain, low-voltage achievement

A CMOS, self-biasing, single-supply op amp for low-voltage, high-gain applications is presented. The two-stage op amp includes a transimpedance building block used as a composite load for the input stage. The dc gain of the stage is substantially enhanced thanks to the very high output resistance of the active load. The building block is designed with regulated cascode components and, for bias stabilisation, a technique of replica bias sensing and common-mode feedback. This technique allows the supply voltage lowering to about (2|V/sub T/|+2|V/sub dc, out/|), which determines the minimum supply voltage of the op amp. At V/sub dd//spl ges/1.8 V, major performances of the op amp are: A/sub dc/>115 dB, f/sub T/=9 10/sup 6/ Hz, S/sub R/=8 V//spl mu/s, P/sub dis/=0.55 mW.