High-speed area-efficient inner-product processor
暂无分享,去创建一个
F. El-Guibaly | E. Abdel-Raheem | A. Tawfik | M. Fahmi | P. Agathoklis | F. El-Guibaly | P. Agathoklis | M. Fahmi | A. Tawfik | E. Abdel-Raheem
[1] H. T. Kung. Systolic algorithms for the CMU warp processor , 1984 .
[2] M. O. Ahmad,et al. Design of an efficient VLSI inner-product processor for real-time DSP applications , 1989 .
[3] M. Hatamian,et al. A 70-MHz 8-bit/spl times/8-bit parallel pipelined multiplier in 2.5-/spl mu/m CMOS , 1986 .
[4] Sudhir Ahuja,et al. Effective Pipelining of Digital Systems , 1978, IEEE Transactions on Computers.
[5] Kai Hwang,et al. Computer arithmetic: Principles, architecture, and design , 1979 .
[6] Andreas Antoniou,et al. VLSI Implementation of Digital FIlters , 2018, Passive, Active, and Digital Filters.