Development of dual-etch via tapering process for through-silicon interconnection
暂无分享,去创建一个
Ranganathan Nagarajan | R. Nagarajan | K. Prasad | L. Ebin | B. Narayanan | Liao Ebin | Krishnamachar Prasad | Balasubramanian Narayanan
[1] Masayoshi Esashi,et al. Fabrication of high-density electrical feed-throughs by deep-reactive-ion etching of Pyrex glass , 2002 .
[2] Payman Zarkesh-Ha,et al. Interconnect opportunities for gigascale integration , 2002, IBM J. Res. Dev..
[3] James D. Meindl,et al. Beyond Moore's Law: the interconnect era , 2004, Computing in Science & Engineering.
[4] N. Balasubramanian,et al. Development of a novel deep silicon tapered via etch process for through-silicon interconnection in 3-D integrated systems , 2006, 56th Electronic Components and Technology Conference 2006.
[5] Bo Tan,et al. Deep micro hole drilling in a silicon substrate using multi-bursts of nanosecond UV laser pulses , 2005 .
[6] Keith A. Jenkins,et al. Development of next-generation system-on-package (SOP) technology based on silicon carriers with fine-pitch chip interconnection , 2005, IBM J. Res. Dev..
[7] M. Koyanagi,et al. New Three-Dimensional Wafer Bonding Technology Using the Adhesive Injection Method. , 1998 .
[8] R.R. Johnson. Multichip modules: next-generation packages , 1990, IEEE Spectrum.