Novel FPGA-based implementation of median and weighted median filters for image processing

An efficient hardware implementation of a median filter is presented. Input samples are used to construct a cumulative histogram, which is then used to find the median. The resource usage of the design is independent of window size, but rather, dependent on the number of bits in each input sample. This offers a realisable way of efficiently implementing large-windowed median filtering, as required by transforms such as the Trace Transform. The method is then extended to weighted median filtering. The designs are synthesised for a Xilinx Virtex II FPGA and the performance and area compared to another implementation for different sized windows. Intentional use of the heterogeneous resources on the FPGA in the design allows for a reduction in slice usage and high throughput.

[1]  Liang-Gee Chen Liang-Gee Chen,et al.  VLSI Implementation of a Selective Median Filter , 1996, 1996. Digest of Technical Papers., International Conference on Consumer Electronics.

[2]  Ioannis Pitas,et al.  A fast implementation of two-dimensional weighted median filters , 1994, Proceedings of the 12th IAPR International Conference on Pattern Recognition, Vol. 2 - Conference B: Computer Vision & Image Processing. (Cat. No.94CH3440-5).

[3]  Jarmo Takala,et al.  VLSI-efficient implementation of full adder-based median filter , 2004, 2004 IEEE International Symposium on Circuits and Systems (IEEE Cat. No.04CH37512).

[4]  Martin Fleury,et al.  Two-dimensional median filter algorithm for parallel reconfigurable computers , 1995 .

[5]  Alexander Kadyrov,et al.  Affine invariant features from the trace transform , 2004, IEEE Transactions on Pattern Analysis and Machine Intelligence.

[6]  Vincenzo Piuri,et al.  Digital Median Filters , 2002, J. VLSI Signal Process..

[7]  S. Nooshabadi,et al.  FPGA implementation of a median filter , 1997, TENCON '97 Brisbane - Australia. Proceedings of IEEE TENCON '97. IEEE Region 10 Annual Conference. Speech and Image Technologies for Computing and Telecommunications (Cat. No.97CH36162).

[8]  Jun-Dong Cho,et al.  A fast VLSI implementation of sorting algorithm for standard median filters , 1999, Twelfth Annual IEEE International ASIC/SOC Conference (Cat. No.99TH8454).

[9]  Dana S. Richards,et al.  VLSI median filters , 1990, IEEE Trans. Acoust. Speech Signal Process..

[10]  Levent Onural,et al.  Design and implementation of a general-purpose median filter unit in CMOS VLSI , 1990 .

[11]  Alexander Kadyrov,et al.  The Trace Transform and Its Applications , 2001, IEEE Trans. Pattern Anal. Mach. Intell..