Back-end-of-the-line (BEOL) trends in silicon ICs include fully planarized interconnect structures with six levels on non-local wiring, copper metallization for improved resistance and electromigration and low dielectric constant (low-k) interlevel dielectrics (ILDs) for reduced line and coupling capacitance. These technological advances, when combined with front-end silicon technology innovations, will impact technology trends in RF wireless ICs and enhance the potential for systems-on-a-chip and application specific ICs (ASICs) with embedded communications capability. Design complexity will be alleviated by use of intellectual property (IP) cores and virtual design environment (VDE) software. Si IC BEOL trends are summarized, synergistic front-end developments discussed, implications for wireless technologies presented, the impacts of a VDE with IP cores discussed, and a timetable for practical realization in wireless products projected.
[1]
B. Meyerson.
UHV/CVD growth of Si and S:Fe alloys : chemistry, physics, and device applications : Chemical vapor deposition
,
1992
.
[2]
J. McDonald,et al.
Low Dielectric Constant Polymers For On-Chip Interlevel Dielectrics With Copper Metallization
,
1995
.
[3]
Bernard S. Meyerson,et al.
UHV/CVD growth of Si and Si: Ge alloys: chemistry, physics, and device applications
,
1992,
Proc. IEEE.
[4]
P. Roper,et al.
Full copper wiring in a sub-0.25 /spl mu/m CMOS ULSI technology
,
1997,
International Electron Devices Meeting. IEDM Technical Digest.
[5]
Michael Dydyk,et al.
Coplanar waveguides and microwave inductors on silicon substrates
,
1995
.