This paper describes a design of a training system for a combinational logic design course. The goals of this design are to reduce a cost of the system and to lower the lost and damage of TTL elements used in a digital laboratory currently. The system uses a Field Programmable Gate Array (FPGA) as a processor containing basic logic gates, and uses a microcontroller as a gate selector. The training system consists of a system unit base, 17 basic logic gate models, and 10 lab sheets. The system is evaluated in terms of quality and using suitability of the system by experts and instructors who work with technical schools in Thailand and have been involving and teaching a combinational logic design course for at least 5 years. The results show that the system is rated to have a very good quality and is suitable for being used as a training system in a combinational logic course with inexpensive cost.
[1]
Guillermo A. Jaquenod,et al.
Low cost configuration of SRAM based ALTERA devices
,
2002
.
[2]
Michael Barrett.
THE DESIGN OF A PORTABLE PROGRAMMABLE LOGIC CONTROLLER (PLC) TRAINING SYSTEM FOR USE OUTSIDE OF THE AUTOMATION LABORATORY
,
2008
.
[3]
B.J. Mealy,et al.
Work in progress - PLD-based introductory digital design in a studio setting
,
2007,
2007 37th Annual Frontiers In Education Conference - Global Engineering: Knowledge Without Borders, Opportunities Without Passports.
[4]
Zhong Wei-Sheng,et al.
FPGA-based implementation of hardware technology on Generic Algorithms
,
2008,
2008 Chinese Control and Decision Conference.