Enhanced LCCG: A novel test clock generation scheme for faster-than-at-speed delay testing

On-chip faster-than-at-speed delay testing provides a promising way for small delay defect detection. However, the frequency of on-chip generated test clock would be impacted by process variations. Hence, it requires determining the actual frequency of generated test clock to ensure the effectiveness of faster-than-at-speed delay testing. In this paper, we present a novel test clock generation scheme, namely Enhanced LCCG, for faster-than-at-speed delay testing. In the proposed scheme, faster-than-at-speed test clock is firstly generated by configuring the corresponding control information specified in the test pattern into Enhanced LCCG. Then, by constructing oscillation paths and counting the corresponding oscillation iteration numbers, the actual frequency of test clock can be measured and calculated with high resolution. Experimental results are presented to validate the proposed method.

[1]  Mark Mohammad Tehranipoor,et al.  A novel architecture for on-chip path delay measurement , 2009, 2009 International Test Conference.

[2]  Songwei Pei,et al.  A High-Precision On-Chip Path Delay Measurement Architecture , 2012, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[3]  Kwang-Ting Cheng,et al.  New challenges in delay testing of nanometer, multigigahertz designs , 2004, IEEE Design & Test of Computers.

[4]  C. P. Ravikumar,et al.  Local at-speed scan enable generation for transition fault testing using low-cost testers , 2007, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.

[5]  David Blaauw,et al.  Statistical Timing Analysis for Intra-Die Process Variations with Spatial Correlations , 2003, ICCAD 2003.

[6]  Songwei Pei,et al.  An on-chip clock generation scheme for faster-than-at-speed delay testing , 2010, 2010 Design, Automation & Test in Europe Conference & Exhibition (DATE 2010).

[7]  Jacob A. Abraham,et al.  Small-Delay Defect Detection in the Presence of Process Variations , 2007, 8th International Symposium on Quality Electronic Design (ISQED'07).

[8]  Jianbo Li,et al.  Test compaction for small-delay defects using an effective path selection scheme , 2013, TODE.

[9]  Jacob A. Abraham,et al.  On-chip Programmable Capture for Accurate Path Delay Test and Characterization , 2008, 2008 IEEE International Test Conference.

[10]  Ali Keshavarzi,et al.  View from the bottom: nanometer technology AC parametric failures - why, where, and how to detect , 2003, Proceedings 18th IEEE Symposium on Defect and Fault Tolerance in VLSI Systems.

[11]  Mark Mohammad Tehranipoor,et al.  Generation of Effective 1-Detect TDF Patterns for Detecting Small-Delay Defects , 2013, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.

[12]  Teresa L. McLaurin,et al.  The testability features of the MCF5407 containing the 4th generation ColdFire(R) microprocessor core , 2000, Proceedings International Test Conference 2000 (IEEE Cat. No.00CH37159).

[13]  David Blaauw,et al.  Statistical Timing Analysis: From Basic Principles to State of the Art , 2008, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.