Design of a low power 64 point FFT architecture for WLAN applications
暂无分享,去创建一个
[1] Karthikeyan Sankaralingam,et al. Dark Silicon and the End of Multicore Scaling , 2012, IEEE Micro.
[2] Karthikeyan Sankaralingam,et al. Dark silicon and the end of multicore scaling , 2011, 2011 38th Annual International Symposium on Computer Architecture (ISCA).
[3] S. K. Nandy,et al. High throughput, low latency, memory optimized 64K point FFT architecture using novel radix-4 butterfly unit , 2013, 2013 IEEE International Symposium on Circuits and Systems (ISCAS2013).
[4] Shousheng He,et al. Designing pipeline FFT processor for OFDM (de)modulation , 1998, 1998 URSI International Symposium on Signals, Systems, and Electronics. Conference Proceedings (Cat. No.98EX167).
[5] Dionysios I. Reisis,et al. Fully Systolic FFT Architecture for Giga-sample Applications , 2010, J. Signal Process. Syst..
[6] U. Jagdhold,et al. A 64-point Fourier transform chip for high-speed wireless LAN application using OFDM , 2004, IEEE Journal of Solid-State Circuits.
[7] Song-Nien Tang,et al. A 2.4-GS/s FFT Processor for OFDM-Based WPAN Applications , 2010, IEEE Transactions on Circuits and Systems II: Express Briefs.
[8] Pao-Ann Hsiung,et al. A low-power 64-point pipeline FFT/IFFT processor for OFDM applications , 2011, IEEE Transactions on Consumer Electronics.
[9] P. Ampadu,et al. An Area Efficient FFT/IFFT Processor for MIMO-OFDM WLAN 802.11n , 2009, J. Signal Process. Syst..
[10] Chen-Yi Lee,et al. A dynamic scaling FFT processor for DVB-T applications , 2004 .