Vertical type double gate tunnelling FETs with thin tunnel barrier
暂无分享,去创建一个
[1] Byung-Gook Park,et al. Tunneling Field-Effect Transistors (TFETs) With Subthreshold Swing (SS) Less Than 60 mV/dec , 2007, IEEE Electron Device Letters.
[3] Hump phenomenon in transfer characteristics of double-gated thin-body Tunneling Field-Effect Transistor (TFET) with gate/source overlap , 2013, 2013 IEEE 5th International Nanoelectronics Conference (INEC).
[4] S. Datta,et al. Use of negative capacitance to provide voltage amplification for low power nanoscale devices. , 2008, Nano letters.
[5] J. Kim,et al. Tunneling field-effect transistor with Si/SiGe material for high current drivability , 2014 .
[6] K. Gopalakrishnan,et al. I-MOS: a novel semiconductor device with a subthreshold slope lower than kT/q , 2002, Digest. International Electron Devices Meeting,.
[7] K. Banerjee,et al. Steep Subthreshold Slope n- and p-Type Tunnel-FET Devices for Low-Power and Energy-Efficient Digital Circuits , 2009, IEEE Transactions on Electron Devices.
[8] Leonardo M. Hillkirk,et al. Dynamic surface temperature measurements in SiC epitaxial power diodes performed under single-pulse self-heating conditions , 2004 .