GaAs LSI-directed MESFET's with self-aligned implantation for n+-layer technology (SAINT)
暂无分享,去创建一个
K. Asai | K. Yamasaki | K. Kurumada | K. Yamasaki | K. Kurumada | K. Asai
[1] K. Osafune,et al. GaAs gigabit logic circuits using normally-off m.e.s.f.e.t.s , 1980 .
[2] T. Tsuji,et al. Ion-implanted E/D-type GaAs IC technology , 1981 .
[3] R. Zucca,et al. Orientation effect on planar GaAs Schottky barrier field effect transistors , 1980 .
[4] E. Gowen,et al. GaAs MESFET logic with 4-GHz clock rate , 1977 .
[5] Tomoko Mizutani,et al. Self-align implantation for n+-layer technology (SAINT) for high-speed GaAs ICs , 1982 .
[6] J. Nishizawa,et al. Field-effect transistor versus analog transistor (static induction transistor) , 1975, IEEE Transactions on Electron Devices.
[7] R. J. Brewer. The “barrier mode” behaviour of a junction FET at low drain currents , 1975 .
[8] H. Ishikawa,et al. A self-aligned source/drain planar device for ultrahigh-speed GaAs MESFET VLSIs , 1981, 1981 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.
[9] D. Maydan,et al. High resolution, steep profile, resist patterns , 1979, The Bell System Technical Journal.
[10] M. Ino,et al. Estimation of GaAs static RAM performance , 1982, IEEE Transactions on Electron Devices.