Implementing a CMOS boundary-scan architecture tutorial

This tutorial discusses the implementation of a boundary-scan architecture in CMOS. The boundary-scan testability features and principles, as discussed in the Institute of Electrical and Electronics Engineers (IEEE) Standard 1149.1, are reviewed. Next, we describe the necessary steps to convert those principles into a practical boundary-scan architecture implementation. Our implementation was for the MOSIS 2 /spl mu/m Scalable CMOS (SCMOS) p-well process. Design tactics and issues for the individual architecture components are treated as well.<<ETX>>

[1]  K. I. Satish,et al.  Tutorial on design for testability (DFT) "An ASIC design philosophy for testability from chips to systems" , 1993, Sixth Annual IEEE International ASIC Conference and Exhibit.

[2]  K. Rose,et al.  Test tradeoffs in ASIC design: tutorial , 1993, Sixth Annual IEEE International ASIC Conference and Exhibit.

[3]  庄司 正一,et al.  CMOS digital circuit technology , 1988 .