A 950MHz RF 20MHz bandwidth direct RF sampling bit streamer receiver based on an FPGA

A 950 MHz direct RF sampling bit streamer receiver architecture based on a Field Programmable Gate Array (FPGA) is presented. In proposed architecture, an RF input signal is divided into the envelope and phase detectors. They are directly converted to two 1 bit streams using multi-gigabit transceivers on an FPGA, then are reconstructed into I/Q signal in an FPGA. The measured error vector magnitudes are 2.7 % and 8.4 % for QPSK 5 MHz and 64-QAM 20 MHz input signals respectively. The architecture provides major benefits of eliminating ADC devices, simplifying the inter-connection of RF front end devices to digital base band, and cutting down the power consumption significantly for the multi-channel RF systems.

[1]  Payam Heydari,et al.  Polar Quantizer for Wireless Receivers: Theory, Analysis, and CMOS Implementation , 2014, IEEE Transactions on Circuits and Systems I: Regular Papers.

[2]  Arnaldo S. R. Oliveira,et al.  Gigasample Time-Interleaved Delta-Sigma Modulator for FPGA-Based All-Digital Transmitters , 2014, 2014 17th Euromicro Conference on Digital System Design.

[3]  Shinichi Hori,et al.  An FPGA-based all-digital transmitter with 28-GHz time-interleaved delta-sigma modulation , 2016, 2016 IEEE MTT-S International Microwave Symposium (IMS).

[4]  Nuno Borges Carvalho,et al.  An Agile and Wideband All-Digital SDR Receiver for 5G Wireless Communications , 2015, 2015 Euromicro Conference on Digital System Design.