Clock-and-Data Recovery Design for LVDS Transceiver Used in LCD Panels
暂无分享,去创建一个
[1] M. Horowitz,et al. A 0 . 5m CMOS 4 . 0-Gbit / s Serial Link Transceiver with Data Recovery Using Oversampling , 1998 .
[2] Chih-Kong Ken Yang,et al. A 0.5-/spl mu/m CMOS 4.0-Gbit/s serial link transceiver with data recovery using oversampling , 1998 .
[3] W.J. Dally,et al. Low-power area-efficient high-speed I/O circuit techniques , 2000, IEEE Journal of Solid-State Circuits.
[4] Moon-Sang Hwang,et al. A 5 Gb/s 0.25 /spl mu/m CMOS jitter-tolerant variable-interval oversampling clock/data recovery circuit , 2002, 2002 IEEE International Solid-State Circuits Conference. Digest of Technical Papers (Cat. No.02CH37315).
[5] W.J. Dally,et al. An 84-mW 4-Gb/s clock and data recovery circuit for serial link applications , 2001, 2001 Symposium on VLSI Circuits. Digest of Technical Papers (IEEE Cat. No.01CH37185).
[6] Mark Horowitz,et al. A 0.4-4-Gb/s CMOS quad transceiver cell using on-chip regulated dual-loop PLLs , 2003 .
[7] B. Razavi,et al. Challenges in the design of high-speed clock and data recovery circuits , 2002, IEEE Commun. Mag..