Logic circuits with high-impedance output state for interconnection of ternary and binary CMOS digital circuits and systems

Possibilities and principles for interconnection of CMOS ternary circuits and systems with binary common buses in digital circuits and systems are considered and described in the paper. Proposed are circuits with high-impedance output state for interconnection that perform signal conversion from ternary to binary CMOS digital system. General structure and general principle for design of such circuits are shown and described first. Then, the concrete circuit solutions are proposed and described. The circuits with one ternary input and the circuits with any number of ternary inputs are given and described. All proposed circuits were analyzed by computer simulations. All considerations, descriptions and conclusions were confirmed by simulation.

[1]  S VasundaraPatelK,et al.  Quaternary Sequential Circuits , 2010 .

[2]  Kenneth C. Smith,et al.  A multiple valued logic: a tutorial and appreciation , 1988, Computer.

[3]  Jon T. Butler,et al.  Multiple-valued logic in VLSI design , 1991 .

[4]  Z. V. Bundalo,et al.  Design of three-state logic for CMOS VLSI digital systems , 1995, Proceedings of International Conference on Microelectronics.

[5]  Sung-Mo Kang,et al.  An accurate analytical delay model for BiCMOS driver circuits , 1991, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..

[6]  David C. Rine,et al.  Computer science and multiple-valued logic : theory and applications , 1977 .