Reducing AFDX jitter in a mixed NoC/AFDX architecture
暂无分享,去创建一个
[1] Henry Hoffmann,et al. On-Chip Interconnection Architecture of the Tile Processor , 2007, IEEE Micro.
[2] Benoît Dupont de Dinechin,et al. Time-critical computing on a single-chip massively parallel processor , 2014, 2014 Design, Automation & Test in Europe Conference & Exhibition (DATE).
[3] Laure Abdallah,et al. Towards a mixed NoC/AFDX architecture for avionics applications , 2017, 2017 IEEE 13th International Workshop on Factory Communication Systems (WFCS).
[4] Prasant Mohapatra,et al. Wormhole routing techniques for directly connected multicomputer systems , 1998, CSUR.
[5] Patrick Meumeu Yomsi,et al. The Challenge of Time-Predictability in Modern Many-Core Architectures , 2014, WCET.
[6] Hoyt Lougee,et al. SOFTWARE CONSIDERATIONS IN AIRBORNE SYSTEMS AND EQUIPMENT CERTIFICATION , 2001 .
[7] Christian Fraboul,et al. Using Network Calculus to compute end-to-end delays in SpaceWire networks , 2011, SIGBED.
[8] Laure Abdallah,et al. Reducing the Contention Experienced by Real-Time Core-to-I/O Flows over a Tilera-Like Network on Chip , 2016, 2016 28th Euromicro Conference on Real-Time Systems (ECRTS).
[9] Laure Abdallah,et al. Wormhole networks properties and their use for optimizing worst case delay analysis of many-cores , 2015, 10th IEEE International Symposium on Industrial Embedded Systems (SIES).