A Josephson ternary memory circuit

A novel ternary logic memory circuit using Josephson junctions is described. The principle of the ternary memory circuit proposed here is based on the persistent circulating current in the superconducting loop in the clockwise and the counter clockwise directions. As the gate for writing and reading operation of the memory, the three-junction SQUID and the JCTL which is constructed by combination of two two-junction SQUIDs are used. In order to develop the memory circuit, we have made the simulations to determine the most suitable circuit parameters to the memory cell and then fabricated the circuit based on 2 /spl mu/m minimum line width technology. The simulation results show satisfactory operations of the memory circuit, which agree well with the experiment results. The advantages of the proposed memory circuit are capability of high speed computation, low power consumption and very simple construction with less number of elements due to the ternary operation.

[1]  Michitaka Kameyama,et al.  Static-Hazard-Free T-Gate for Ternary Memory Element and Its Application to Ternary Counters , 1976, IEEE Transactions on Computers.

[2]  M. Morisue,et al.  JCTL: a Josephson complementary ternary logic circuit , 1988, [1988] Proceedings. The Eighteenth International Symposium on Multiple-Valued Logic.

[3]  Shinya Hasuo High-speed digital circuits for a Josephson computer , 1992, [1992] Proceedings The Twenty-Second International Symposium on Multiple-Valued Logic.

[4]  P. Gueret,et al.  Investigations for a Josephson Computer Main Memory with Single-Flux-Quantum Cells , 1980, IBM J. Res. Dev..