Self-aligned quadruple patterning integration using spacer on spacer pitch splitting at the resist level for sub-32nm pitch applications
暂无分享,去创建一个
Angélique Raley | Akiteru Ko | Peter Biolsi | Sophie Thibaut | Kal Subhadeep | Nihar Mohanty | Satoru Nakamura | David O'Meara | Kandabara Tapily | Steve Consiglio | N. Mohanty | P. Biolsi | K. Tapily | S. Consiglio | D. O'meara | S. Thibaut | Akiteru Ko | Angélique Raley | Kal Subhadeep | Satoru Nakamura
[1] Akiteru Ko,et al. Dual frequency mid-gap capacitively coupled plasma (m-CCP) for conventional and DSA patterning at 10nm node and beyond , 2014, Advanced Lithography.
[2] D. Graves,et al. Plasma-polymer interactions: A review of progress in understanding polymer resist mask durability during plasma etching for nanoscale fabrication , 2011 .
[3] Olivier Joubert,et al. Benefits of plasma treatments on critical dimension control and line width roughness transfer during gate patterning , 2013 .
[4] Geert Vandenberghe,et al. The economic impact of EUV lithography on critical process modules , 2014, Advanced Lithography.
[5] Peter Biolsi,et al. Challenges and mitigation strategies for resist trim etch in resist-mandrel based SAQP integration scheme , 2015, Advanced Lithography.
[6] David B. Graves,et al. Effects of vacuum ultraviolet photons, ion energy and substrate temperature on line width roughness and RMS surface roughness of patterned 193 nm photoresist , 2011 .