Neural dynamics in reconfigurable silicon

A neuromorphic analog chip is presented that is capable of implementing massively parallel neural computations while retaining the programmability of digital systems. We show measurements from neurons with Hopf bifurcations and integrate and fire neurons, excitatory and inhibitory synapses, passive dendrite cables and central pattern generators implemented on the chip. This chip provides a platform for not only simulating detailed neuron dynamics but also using the same to interface with actual cells in applications like a dynamic clamp. The programmability is achieved using floating gate transistors with on-chip programming control. The switch matrix for interconnecting the components also consists of floating-gate transistors. Massive computational area efficiency is obtained by using the reconfigurable interconnect as synaptic weights.

[1]  Csaba Petre,et al.  Automated conversion of Simulink designs to analog hardware on an FPAA , 2008, 2008 IEEE International Symposium on Circuits and Systems.

[2]  David V. Anderson,et al.  Placement for large-scale floating-gate field-programable analog arrays , 2006, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[3]  Arindam Basu,et al.  Bifurcations in a silicon neuron , 2008, 2008 IEEE International Symposium on Circuits and Systems.

[4]  Eugene M. Izhikevich,et al.  Weakly pulse-coupled oscillators, FM interactions, synchronization, and oscillatory associative memory , 1999, IEEE Trans. Neural Networks.

[5]  Ralph Etienne-Cummings,et al.  A Silicon Central Pattern Generator Controls Locomotion in Vivo , 2008, IEEE Transactions on Biomedical Circuits and Systems.

[6]  Paul Hasler,et al.  A family of floating-gate adapting synapses based upon transistor channel models , 2004, 2004 IEEE International Symposium on Circuits and Systems (IEEE Cat. No.04CH37512).

[7]  Arindam Basu,et al.  Transistor channel dendrites implementing HMM classifiers , 2007, 2007 IEEE International Symposium on Circuits and Systems.

[8]  Christopher M. Twigg,et al.  A Large-Scale Reconfigurable Analog Signal Processor (RASP) IC , 2006, IEEE Custom Integrated Circuits Conference 2006.