RSD based Karatsuba multiplier for ECC processors

This paper proposes a 256 Redundant Signed Digits hardware multiplier based on Karatsuba that is suitable for prime field ECC processors. Redundant representation is essential for prime field ECC processors as the basis for carry free arithmetic. The proposed multiplier works by applying Karatsuba method at two levels where three recursively constructed blocks are used to perform large integer multiplication iteratively. Different design alternatives are presented and implemented in Xilinx Virtex-5 FPGA. A pipelined multiplier with a recursive blocks of size 64 digits can perform one full 256 RSD digits multiplication within 1.08μs, operating at maximum frequency of 61.91 MHz.

[1]  Patrick Schaumont,et al.  An Integrated Prime-Field ECDLP Hardware Accelerator with High-Performance Modular Arithmetic Units , 2011, 2011 International Conference on Reconfigurable Computing and FPGAs.

[2]  Syunji Yazaki,et al.  VLSI design of Karatsuba integer multipliers and its evaluation , 2009 .

[3]  N. Nedjah,et al.  A reconfigurable recursive and efficient hardware for Karatsuba-Ofman's multiplication algorithm , 2003, Proceedings of 2003 IEEE Conference on Control Applications, 2003. CCA 2003..