A current sense-amplifier for fast CMOS SRAMs
暂无分享,去创建一个
A novel sense-amplifier circuit suitable for fast and large SRAMs in submicron CMOS technology has been proposed. The sense-amplifier is fast, yet very simple, comprising only four transistors. It features a current-sensing character, since it represents a virtual short-circuit to the bitlines, transferring the cell current directly to the output circuits. Sensing delay is rendered insensitive to bitline capacitance, thus easing one of the constraints in memory architecture design: that of restricted bitline length. Current consumption is decreased and yet speed is improved owing to an intrinsic precharge (or dynamic biasing) property. The virtual short-circuit character ensures equal bitline voltages, thus eliminating the need for bitline equalization during a read-access. This could also significantly affect architecture tradeoffs and chip access time
[1] A. Jonkers,et al. A 1M SRAM with full CMOS cells fabricated in a 0.7µm technology , 1987, 1987 International Electron Devices Meeting.
[2] Roelof Herman Willem Salters,et al. A 25-ns low-power full-CMOS 1-Mbit (128 K*8) SRAM , 1988 .