Power efficient low latency survivor memory architecture for Viterbi decoder
暂无分享,去创建一个
Viterbi decoder is a common module in communication system in which power and decoding latency are constraint. Register exchange (RE) architecture has the lowest decoding latency L. However, it is not suitable for communication system because of its high power consumption. In this paper, we propose a new SMU architecture which combines the concept of the trace-forward and trace-back. The decoding latency of the proposed SMU algorithm is only L+M. Besides, we present a power efficient architecture for the proposed SMU algorithm. We implement the proposed architecture in TSMC 0.13 mum technology. The power consumption of the proposed architecture is slightly higher than the 3-pointer even TB architecture.
[1] Tughrul Arslan,et al. An Efficient Pre-Traceback Architecture for the Viterbi Decoder Targeting Wireless Communication Applications , 2006, IEEE Transactions on Circuits and Systems I: Regular Papers.
[2] P. G. Gulak,et al. Survivor sequence memory management in Viterbi decoders , 1991, 1991., IEEE International Sympoisum on Circuits and Systems.
[3] K. X. M. Tzeng,et al. Convolutional Codes and 'Their Performance in Communication Systems , 1971 .
[4] Teresa H. Meng,et al. A 140-Mb/s, 32-state, radix-4 Viterbi decoder , 1992 .