A flash ADC with low offset dynamic comparators
暂无分享,去创建一个
Zhihua Wang | Hanjun Jiang | Jia Liu | Fule Li | Weitao Li
[1] Eisse Mensink,et al. A Double-Tail Latch-Type Voltage Sense Amplifier with 18ps Setup+Hold Time , 2007, 2007 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.
[2] Akira Matsuzawa,et al. A low-offset latched comparator using zero-static power dynamic offset cancellation technique , 2009, 2009 IEEE Asian Solid-State Circuits Conference.
[3] Geert Van der Plas,et al. A 0.16pJ/Conversion-Step 2.5mW 1.25GS/s 4b ADC in a 90nm Digital CMOS Process , 2006, 2006 IEEE International Solid State Circuits Conference - Digest of Technical Papers.