Design of real-time image enhancement preprocessor for CMOS image sensor
暂无分享,去创建一个
This paper presents a design of the real time digital image enhancement preprocessor for CMOS image sensor. The CMOS image sensor offers various advantages while it provides lower-quality images than CCD does. In order to compensate for the physical limitation of CMOS sensor the spatially adaptive contrast enhancement algorithm was incorporated into the preprocessor with color interpolation, gamma correction, and automatic exposure control. The efficient hardware architecture for the preprocessor is proposed and was simulated in VHDL. It is composed of about 19 K logic gates, which is suitable for low-cost one-chip PC camera. The test system was implemented on FPGA chip in real-time mode, and performed successfully.
[1] Wen-Hsin Chan,et al. Video CCD based portable digital still camera , 1995 .
[2] Tadashi Sakamoto,et al. Software pixel interpolation for digital still cameras suitable for a 32-bit MCU , 1998 .