Sub-15 nm nano-pattern generation by spacer width control for high density precisely positioned self-assembled device nanomanufacturing

We present a conventional micro-fabrication based thin film vertical sidewall (spacer) width controlled nano-gap fabrication process to create arrays of nanopatterns for high density precisely positioned self-assembled nanoelectronics device integration. We have used conventional optical lithography to create base structures and then silicon nitride (Si3N4) based spacer formation via reactive ion etching. Control of Si3N4 thickness provides accurate control of vertical sidewall (spacer) besides the base structures. Nano-gaps are fabricated between two adjacent spacers whereas the width of the gap depends on the gap between two adjacent base structures minus width of adjacent spacers. We demonstrate the process using a 32 nm node complementary metal oxide semiconductor (CMOS) platform to show its compatibility for very large scale heterogeneous integration of top-down and bottom-up fabrication as well as conventional and selfassembled nanodevices. This process opens up clear opportunity to overcome the decade long challenge of high density integration of self-assembled devices with precise position control.

[1]  G. Whitesides,et al.  Complex Optical Surfaces Formed by Replica Molding Against Elastomeric Masters , 1996, Science.

[2]  S. Chou,et al.  Imprint Lithography with 25-Nanometer Resolution , 1996, Science.

[3]  Qiaobing Xu,et al.  Shear patterning of microdominos: a new class of procedures for making micro- and nanostructures. , 2004, Angewandte Chemie.

[4]  R. Penner,et al.  Molybdenum nanowires by electrodeposition. , 2000, Science.

[5]  Alice E. White,et al.  Application of ≊100 Å linewidth structures fabricated by shadowing techniques , 1981 .

[6]  Hsing-Huang Tseng,et al.  Gate-First Integration of Tunable Work Function Metal Gates of Different Thicknesses Into High-$k$/Metal Gates CMOS FinFETs for Multi- $V_{\rm Th}$ Engineering , 2010, IEEE Transactions on Electron Devices.

[7]  Qiaobing Xu,et al.  Fabrication of metal structures with nanometer-scale lateral dimensions by sectioning using a microtome. , 2004, Journal of the American Chemical Society.

[8]  Wei Zhang,et al.  Sub-10 nm imprint lithography and applications , 1997, 1997 55th Annual Device Research Conference Digest.

[9]  G. Whitesides,et al.  New approaches to nanofabrication: molding, printing, and other techniques. , 2005, Chemical reviews.

[10]  G. Whitesides,et al.  Unconventional Methods for Fabricating and Patterning Nanostructures. , 1999, Chemical reviews.

[11]  George M. Whitesides,et al.  Controlling local disorder in self-assembled monolayers by patterning the topography of their metallic supports , 1998, Nature.

[12]  Chad A Mirkin,et al.  The evolution of dip-pen nanolithography. , 2004, Angewandte Chemie.

[13]  A. Asenov Random dopant induced threshold voltage lowering and fluctuations in sub-0.1 /spl mu/m MOSFET's: A 3-D "atomistic" simulation study , 1998 .

[14]  Amitava DasGupta,et al.  Study of Random Dopant Fluctuation Effects in FD-SOI MOSFET Using Analytical Threshold Voltage Model , 2010, IEEE Transactions on Device and Materials Reliability.

[15]  D. Eigler,et al.  Positioning single atoms with a scanning tunnelling microscope , 1990, Nature.

[16]  George M. Whitesides,et al.  Control of crystal nucleation by patterned self-assembled monolayers , 1999, Nature.

[17]  M. O’Rourke,et al.  JAM , 2013, Encyclopedic Dictionary of Archaeology.

[18]  G. Whitesides,et al.  Molecular self-assembly and nanochemistry: a chemical strategy for the synthesis of nanostructures. , 1991, Science.

[19]  Xu,et al.  "Dip-Pen" nanolithography , 1999, Science.

[20]  Stephan Krämer,et al.  Scanning probe lithography using self-assembled monolayers. , 2003, Chemical reviews.

[21]  N. Melosh,et al.  Ultrahigh-Density Nanowire Lattices and Circuits , 2003, Science.

[22]  Stoddart,et al.  Artificial Molecular Machines. , 2000, Angewandte Chemie.