A 100-MHz 10-mW All-NPN Sample-and-Hold Circuit with 3-V Supply
暂无分享,去创建一个
An all-npn open-loop sample-and-hold circuit employs capacitive coupling between input and output to allow differential voltage swings of 3 V in a 3.3-V system. Designed for use at the front end of analog-to-digital converters and fabricated in a 1.5-¿m 12-GHz digital bipolar technology, the circuit exhibits harmonics 60 dB below the fundamental at a sampling rate of 100 MHz with a sinusoidal input of 10 MHz.
[1] P. Vorenkamp,et al. Fully bipolar, 120-Msample/s 10-b track-and-hold circuit , 1992 .
[2] P. M. Asbeck,et al. A 2Gs/s HBT sample and hold , 1988, 10th Annual IEEE (GaAs IC) Symposium, Gallium Arsenide Integrated Circuit. Technical Digest 1988..
[3] Robert G. Swartz,et al. BEST: a BiCMOS-compatible super-self aligned ECL technology , 1990, IEEE Proceedings of the Custom Integrated Circuits Conference.