An Efficient Low Power Multiple-Value Look-Up Table Targeting Quaternary FPGAs

FPGA structures are widely used as they enable early time-to-market and reduced non-recurring engineering costs in comparison to ASIC designs. Interconnections play a crucial role in modern FPGAs, because they dominate delay, power and area. Multiple-valued logic allows the reduction of the number of interconnections in the circuit, hence can serve as a mean to effectively curtail the impact of interconnections. In this work we propose a new look-up table structure based on a lowpower high-speed quaternary voltage-mode device. The most important characteristics of the proposed architecture are that it is a voltage-mode structure, which allows reduced power consumption, and it is implemented with a standard CMOS technology. Our quaternary implementation overcomes previous proposed techniques with simple and efficient CMOS structures. Moreover, results show significant reductions on power consumption and timing in comparison to binary implementations with similar functionality.

[1]  Zeljko Zilic,et al.  Multiple-valued logic in FPGAs , 1993, Proceedings of 36th Midwest Symposium on Circuits and Systems.

[2]  Michitaka Kameyama,et al.  A 200 MHz pipelined multiplier using 1.5 V-supply multiple-valued MOS current-mode circuits with dual-rail source-coupled logic , 1995 .

[3]  Luigi Carro,et al.  CMOS voltage-mode quaternary look-up tables for multi-valued FPGAs , 2009, Microelectron. J..

[4]  William J. Dally,et al.  Topology optimization of interconnection networks , 2006, IEEE Computer Architecture Letters.

[5]  Pinaki Mazumder,et al.  Multiple-Valued Signed-Digit Adder Using Negative Differential-Resistance Devices , 1998, IEEE Trans. Computers.

[6]  Jason Cong,et al.  Power modeling and characteristics of field programmable gate arrays , 2005, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.

[7]  Elena Dubrova,et al.  Multiple-Valued Logic in VLSI: Challenges and Opportunities , 1999 .

[8]  Kimberly Ryan,et al.  Cadence Design Systems Inc. , 1993 .

[9]  Malgorzata Marek-Sadowska,et al.  Efficient circuit clustering for area and power reduction in FPGAs , 2002, FPGA '02.

[10]  Luigi Carro,et al.  Quaternary Look-Up Tables Using Voltage-Mode CMOS Logic Design , 2007, 37th International Symposium on Multiple-Valued Logic (ISMVL'07).

[11]  Kaustav Banerjee,et al.  3-D ICs: a novel chip design for improving deep-submicrometer interconnect performance and systems-on-chip integration , 2001, Proc. IEEE.