Implementation of Quantized-State System Models for a PLL Loop Filter Using Verilog-AMS

A method to implement quantized-state system (QSS) models in industry standard RF-IC design tools is proposed. The method is used to model a GHz-range 0.18 μm CMOS phase-locked loop (PLL), and enables a truly event-driven simulation of the entire mixed-signal PLL circuit. First- and second-order (QSS and QSS2, respectively) models of the PLL loop-filter implemented in Verilog-AMS are first described in detail. These models do not rely on analog nets, and use only the event-based solver. Then, simulation results are compared to reference SPICE simulation results to prove the validity of the QSS method. The entire PLL circuit is finally simulated using the QSS model of the loop-filter, charge-pump and VCO, in conjunction with standard high-level models of the PLL digital circuits. To verify the proposed QSS method, measured phase noise is compared with simulated phase noise. It is shown that simulated phase noise accurately predicts the measured phase noise with improved accuracy, and an increase in simulation efficiency by more than 50 times. Measured and simulated results generally demonstrate the feasibility of the QSS modeling for mixed-signal circuit simulation and design.

[1]  Witold A. Pleskacz,et al.  CAD tool for PLL Design , 2011, 14th IEEE International Symposium on Design and Diagnostics of Electronic Circuits and Systems.

[2]  Ernesto Kofman,et al.  A Second-Order Approximation for DEVS Simulation of Continuous Systems , 2002, Simul..

[3]  Liu Lian-xi,et al.  Design of PLL system based Verilog-AMS behavior models , 2005, Proceedings of 2005 IEEE International Workshop on VLSI Design and Video Technology, 2005..

[4]  Ronald A. Rohrer,et al.  Piecewise approximate circuit simulation , 1991, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..

[5]  K. Muhammad,et al.  Verification of Digital RF Processors: RF, Analog, Baseband, and Software , 2007, IEEE Journal of Solid-State Circuits.

[6]  P. Welch The use of fast Fourier transform for the estimation of power spectra: A method based on time averaging over short, modified periodograms , 1967 .

[7]  Poras T. Balsara,et al.  Event-driven Simulation and modeling of phase noise of an RF oscillator , 2005, IEEE Transactions on Circuits and Systems I: Regular Papers.

[8]  Zhihua Wang,et al.  Modeling and Simulation to the Design of ΣΔ Fractional-N Frequency Synthesizer , 2007, 2007 Design, Automation & Test in Europe Conference & Exhibition.

[9]  S. Brigati,et al.  Modeling of fractional-N division frequency synthesizers with SIMULINK and MATLAB , 2001, ICECS 2001. 8th IEEE International Conference on Electronics, Circuits and Systems (Cat. No.01EX483).

[10]  Gabriel Stefan Popescu On accommodating particular analog system models with VHDL , 2000, Proceedings 2000 IEEE/ACM International Workshop on Behavioral Modeling and Simulation.

[11]  Martin Schubert An Analog-Node Model for VHDL-Based Simulation of RF Integrated Circuits , 2009, IEEE Transactions on Circuits and Systems I: Regular Papers.

[12]  Peng Gang Behavioral modeling and simulation of analog/mixed-signal systems using Verilog-AMS , 2009, 2009 IEEE Youth Conference on Information, Computing and Telecommunication.

[13]  Yifan Wang,et al.  Event driven analog modeling for the verification of PLL frequency synthesizers , 2009, 2009 IEEE Behavioral Modeling and Simulation Workshop.

[14]  Ernesto Kofman,et al.  Quantized-state systems: a DEVS Approach for continuous system simulation , 2001 .

[15]  Gaetano Palumbo,et al.  Modeling of Feedback Analog Circuits with VHDL , 2006, 2006 13th IEEE International Conference on Electronics, Circuits and Systems.

[16]  Shaofang Gong,et al.  Frequency Synthesizer With Dual Loop Frequency and Gain Calibration , 2013, IEEE Transactions on Circuits and Systems I: Regular Papers.

[17]  Gaetano Palumbo,et al.  Behavioral model of charge pumps with VHDL , 2005, 2005 12th IEEE International Conference on Electronics, Circuits and Systems.

[18]  Michael H. Perrott Fast and accurate behavioral simulation of fractional-N frequency synthesizers and other PLL/DLL circuits , 2002, DAC '02.

[19]  Ernst Christen,et al.  Vhdl-ams---a hardware description language for analog and mixed-signal applications , 1999 .