A 120-mm/sup 2/ 64-Mb NAND flash memory achieving 180 ns/Byte effective program speed
暂无分享,去创建一个
Koji Hashimoto | Kang-Deog Suh | K. Kanda | Jin-Ki Kim | Tae-Sung Jung | Koji Sakui | Sung-Soo Lee | Yasuo Itoh | Suk-Chon Kwon | Kazuhisa Kanazawa | Kijun Lee | H. Nakamura | Kang-Young Kim | Toshihiko Himeno | Jang-Rae Kim | Yoshifumi Oshima | Sung-Tae Ahn | Junichi Miyamoto
[1] B. Eitan,et al. Analysis and modeling of floating-gate EEPROM cells , 1986, IEEE Transactions on Electron Devices.
[2] Young-Ho Lim,et al. A 3.3 V 32 Mb NAND flash memory with incremental step pulse programming scheme , 1995 .
[3] Ranjeet Alexis,et al. A multilevel-cell 32 Mb flash memory , 1995, Proceedings ISSCC '95 - International Solid-State Circuits Conference.
[4] Y. Yamaguchi,et al. High speed sub-halfmicron flash memory technology with simple stacked gate structure cell , 1994, Proceedings of 1994 VLSI Technology Symposium.
[5] Jong-Wook Park,et al. A 3.3 V 128 Mb multi-level NAND flash memory for mass storage applications , 1996 .
[6] Yoshihisa Sugiura,et al. A 35 ns cycle time 3.3 V only 32 Mb NAND flash EEPROM , 1995 .
[7] Tetsuo Endoh,et al. An experimental 4-Mbit CMOS EEPROM with a NAND-structured cell , 1989 .