Single-chip multiprocessor integrating quadruple 8-Way VLIW processors with interface timing analysis considering power supply noise
暂无分享,去创建一个
[1] Kouji Wada,et al. An Experimental Study of Wide-band Microstrip Line BPFs with Attenuation Poles : Utilization of Distributed Tap-Coupling Resonators for Filter Structure , 2006 .
[2] A. Suga,et al. A 51.2 GOPS 1.0 GB/s-DMA single-chip multi-processor integrating quadruple 8-way VLIW processors , 2005, ISSCC. 2005 IEEE International Digest of Technical Papers. Solid-State Circuits Conference, 2005..
[3] Atsuhiro Suga,et al. Introducing the FR500 Embedded Microprocessor , 2000, IEEE Micro.
[4] Y. Asada,et al. An 8-way VLIW embedded multimedia processor built in 7-layer metal 0.11 /spl mu/m CMOS technology , 2002, 2002 IEEE International Solid-State Circuits Conference. Digest of Technical Papers (Cat. No.02CH37315).
[5] Sato Atsushi,et al. A Single-Chip Multi-Processor integrating Quadruple Processors on 90nm CMOS Process , 2005 .
[6] V Tomio,et al. LSI Noise Model for Power Integrity Analysis and Its Application , 2006 .
[7] M. Irvin,et al. A new generation of MPEG-2 video encoder ASIC and its application to new technology markets , 1996 .
[8] 笹川 隆平,et al. 電源ノイズ解析のためのLSIノイズモデル (特集:システムLSI) -- (設計手法) , 2004 .