FPGA Based Data Read-Out System of the Belle II Pixel Detector
暂无分享,去创建一个
[1] Wolfgang Kuhn,et al. The Belle II Pixel Detector Data Acquisition and Reduction System , 2012, IEEE Transactions on Nuclear Science.
[2] S Furletov. The Belle II pixel vertex detector , 2012 .
[3] Josef Kemmer,et al. NEW DETECTOR CONCEPTS , 1986 .
[4] Doris Yangsoo Kim. The software library of the coming Belle II experiment and its simulation package , 2013, 2013 IEEE Nuclear Science Symposium and Medical Imaging Conference (2013 NSS/MIC).
[5] Tomasz Hemperek,et al. Test results of the Data Handling Processor for the DEPFET Pixel Vertex Detector , 2013 .
[6] T. Aziz,et al. The Belle II Silicon Vertex Detector , 2011 .
[7] Peter Fischer,et al. DCDB and SWITCHERB, the readout ASICS for belle II DEPFET pixel detector , 2011, 2011 IEEE Nuclear Science Symposium Conference Record.
[8] Andrew Rose,et al. Software and firmware for controlling CMS trigger and readout hardware via gigabit Ethernet , 2012 .
[9] K. Arinstein,et al. Belle II Technical Design Report , 2010, 1011.0352.
[10] M. Nakao. Timing distribution for the Belle II data acquistion system , 2012 .
[11] M. Friedl,et al. Minimizing dead time of the Belle II data acquisition system with pipelined trigger flow control , 2012, 2012 18th IEEE-NPSS Real Time Conference.
[12] Toshihiro Mimashi,et al. Accelerator design at SuperKEKB , 2013 .
[13] Ivan Peric,et al. A 256 channel 8-Bit current digitizer ASIC for the Belle-II PXD , 2011 .