FPGA Embedded TEMAC IP Core Performance Test Based on BIST

The FPGA embedded TEMAC (Tri-mode Ethernet Media Access Control) IP core can implement the general MAC functions, which can greatly improve the data transmission rate. But there are some problems with the TEMAC performance test using FPGA internal resources, such as high complexity and low precision. This paper designed a BIST structure for TEMAC performance test, which can count the test data frames returned by TEMAC and then get the TEMAC throughput ratio, packet loss ratio and delay. By comparing the test results of the BIST structure and the theoretical values, the test results show that the designed BIST performance test accuracy meets the RFC2544 test specification on these three performance indicators.

[1]  Vyacheslav Kulik,et al.  The home network traffic models investigation , 2016, 2016 18th International Conference on Advanced Communication Technology (ICACT).

[2]  Tatiana Gadelha Serra dos Santos,et al.  FPGA implementation and performance evaluation of an RFC 2544 compliant Ethernet test set , 2009, Int. J. High Perform. Syst. Archit..

[3]  G. Umamaheswara Reddy,et al.  FPGA Implementation of optimized Reversible Linear Feedback Shift Registers , 2018, 2018 2nd International Conference on I-SMAC (IoT in Social, Mobile, Analytics and Cloud) (I-SMAC)I-SMAC (IoT in Social, Mobile, Analytics and Cloud) (I-SMAC), 2018 2nd International Conference on.

[4]  Dirk Timmermann,et al.  A Configurable FPGA-Based Traffic Generator for High-Performance Tests of Packet Processing Systems , 2011 .