A 100 µW Decimator for a 16 bit 24 kHz bandwidth Audio ΔΣ Modulator
暂无分享,去创建一个
[1] James C. Candy,et al. Decimation for Sigma Delta Modulation , 1986, IEEE Trans. Commun..
[2] Keshab K. Parhi,et al. VLSI digital signal processing systems , 1999 .
[3] E. Hogenauer,et al. An economical class of digital filters for decimation and interpolation , 1981 .
[4] Carol Barrett. Low-Power Decimation Filter Design for Multi-Standard Transceiver Applications , 1997 .
[5] L.R. Rabiner,et al. Interpolation and decimation of digital signals—A tutorial review , 1981, Proceedings of the IEEE.
[6] Keshab K. Parhi,et al. VLSI digital signal processing systems , 1999 .
[7] Shanthi Pavan,et al. A 110µW single bit audio continuous-time oversampled converter with 92.5 db dynamic range , 2009, 2009 Proceedings of ESSCIRC.
[8] R. M. Hewlitt,et al. Canonical signed digit representation for FIR digital filters , 2000, 2000 IEEE Workshop on SiGNAL PROCESSING SYSTEMS. SiPS 2000. Design and Implementation (Cat. No.00TH8528).
[9] Shanthi Pavan,et al. A Power Optimized Continuous-Time $\Delta \Sigma $ ADC for Audio Applications , 2008, IEEE Journal of Solid-State Circuits.