Optimal placement of modules on partially reconfigurable device for reconfiguration time improvement
暂无分享,去创建一个
[1] Christophe Bobda,et al. Introduction to reconfigurable computing - architectures, algorithms, and applications , 2010 .
[2] Jürgen Teich,et al. Offline and Online Aspects of Defragmenting the Module Layout of a Partially Reconfigurable Device , 2005, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[3] Majid Sarrafzadeh,et al. Fast Template Placement for Reconfigurable Computing Systems , 2000, IEEE Des. Test Comput..
[4] Marco Platzner,et al. Fast online task placement on FPGAs: free space partitioning and 2D-hashing , 2003, Proceedings International Parallel and Distributed Processing Symposium.
[5] Herbert Walder. Non-preemptive Multitasking on FPGAs: Task Placement and Footprint Transform , 2002 .
[6] Jack S. N. Jean,et al. Dynamic Reconfiguration to Support Concurrent Applications , 1999, IEEE Trans. Computers.
[7] Jürgen Teich,et al. Speeding up Online Placement for XILINX FPGAs by Reducing Configuration Overhead , 2003, VLSI-SOC.
[8] Abdellatif Mtibaa,et al. Combining temporal partitioning and temporal placement techniques for communication cost improvement , 2011, Adv. Eng. Softw..
[9] Jürgen Teich,et al. A new approach for on-line placement on reconfigurable devices , 2004, 18th International Parallel and Distributed Processing Symposium, 2004. Proceedings..