LVTSCR structures for latch-up free ESD protection of BiCMOS RF circuits
暂无分享,去创建一个
[1] J. B. Martynov,et al. Electrical current instability at gate breakdown in GaAs MESFET , 1996 .
[2] Sheng-Lyang Jang,et al. MOSFET triggering silicon controlled rectifiers for electrostatic discharge protection circuits , 2001 .
[3] V. F. Sinkevitch,et al. Electrical instability and filamentation in ggMOS protection structures , 1997 .
[4] E. Rosenbaum,et al. Breakdown and latent damage of ultra-thin gate oxides under ESD stress conditions , 2000 .
[5] Ming-Dou Ker,et al. Cascoded LVTSCR with tunable holding voltage for ESD protection in bulk CMOS technology without latchup danger , 2000 .
[6] Young-June Park,et al. Two-dimensional device simulation program: 2DP , 1985 .
[7] C.C. Russ,et al. GGSCRs: GGNMOS Triggered silicon controlled rectifiers for ESD protection in deep sub-micron CMOS processes , 2001, 2001 Electrical Overstress/Electrostatic Discharge Symposium.
[8] V. F. Sinkevitch,et al. Negative differential conductivity and isothermal drain breakdown of the GaAs MESFET , 1996 .