Computational image sensor for on sensor compression

We propose a novel integration of image compression and sensing in order to enhance the performance of an image sensor. By integrating a compression function onto the sensor focal plane, the image signal to be read out from the sensor is significantly reduced and the pixel rate of the sensor ran consequently be increased. The potential applications of the proposed sensor are in high pixel-rate imaging, such as high frame-rate image sensing and high-resolution image sensing. The compression scheme we employ is a conditional replenishment, which detects and encodes moving areas. In this paper, we introduce two architectures for on-sensor compression; one is the pixel parallel approach and the other is the column parallel approach. We prototyped a VLSI chip of the proposed sensor based on the pixel parallel architecture. We show the design and describe the results of the experiments obtained by the prototype chip.

[1]  F. W. Mounts A video encoding system with conditional picture-element replenishment , 1969 .

[2]  Bryan D. Ackland,et al.  Standard CMOS active pixel image sensors for multimedia applications , 1995, Proceedings Sixteenth Conference on Advanced Research in VLSI.

[3]  Kiyoharu Aizawa,et al.  On sensor image compression , 1997, IEEE Trans. Circuits Syst. Video Technol..