A high speed bulk CMOS C/SUP 2/L microprocessor

The CDP 1802, single-chip, 8-bit microprocessor is fabricated in C/SUP 2/L, or closed COS/MOS logic, a new structural approach to high-speed bulk silicon COS/MOS logic. In this self-aligned silicon-gate CMOS technology, the gate completely surrounds the drain providing transistor aspect ratios which maximize the transconductance to capacitance ratio and thus allow high on-chip speed. Generally, standard 6-/spl mu/m channel length C/SUP 2/L devices show an improvement in packing density by a factor of 3 over standard CMOS and operate at frequencies approximately four times faster than standard CMOS. High density 5-/spl mu/m channel length devices further improve area and speed by factors up to 1.5. The fabrication sequence for C/SUP 2/L devices requires six photomasks (one less than standard CMOS).

[1]  S. M. Sze,et al.  Physics of semiconductor devices , 1969 .

[2]  Joe Weisbecker A simplified microcomputer architecture , 1974, Computer.

[3]  A. Dingwall,et al.  High density COS/MOS 1024-bit static random access memory , 1975 .

[4]  R.E. Stricker,et al.  C2L: A new high speed, high density bulk CMOS technology , 1976, 1976 International Electron Devices Meeting.

[5]  A. Dingwall Monolithic C2L/CMOS frequency synthesizer for CB , 1977, 1977 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.

[6]  A.G.F. Dingwall,et al.  C/sup 2/L: A new high-speed high-density bulk CMOS technology , 1977, IEEE Journal of Solid-State Circuits.

[7]  R. Stewart High density CMOS ROM arrays , 1977, 1977 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.

[8]  John B. Peatman,et al.  Microcomputer-Based Design , 1978, IEEE Transactions on Systems, Man, and Cybernetics.