Modified Decimal Matrix Codes in FPGA configuration memory for multiple bit upsets

A novel coding technique is proposed to protect the SRAM based configuration memories against multiple bit upsets (MBU) with minimum redundant bits. The proposed coding technique is based on soft error tolerant Encoder and Decoder. The coding architecture exploits Modified Decimal Matrix Codes (MDMC) to locate and correct soft error present in the memories. The MDMC is typically performed using reconfigurable Array Exclusive-OR Logic (ReAXL) to compute the equivalent decimal addition. The MDMC based on ReAXL can be dynamically reconfigured for both Encoding and decoding and reduces the chip area. The encoder creates the codeword for the original data bits and decoder calculates syndrome vector to confirm the soft error respectively. The proposed MDMC is analyzed and compared to the existing coding techniques such as Decimal Matrix Codes (DMC), Matrix codes (MC) and Hamming Codes. The result shows that the area, power and delay for the proposed MDMC is less compared to the existing coding techniques.

[1]  B. Arun Kumar,et al.  Efficient Majority Logic Fault Detection with Difference-Set Codes for Memory Applications , 2013 .

[2]  Dhiraj K. Pradhan,et al.  Matrix Codes for Reliable and Cost Efficient Memory Chips , 2011, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[3]  Michael J. Wirthlin,et al.  FPGAs operating in a radiation environment: lessons learned from FPGAs in space , 2013 .

[4]  P. Reviriego,et al.  A (64,45) Triple Error Correction Code for Memory Applications , 2012, IEEE Transactions on Device and Materials Reliability.

[5]  A. D. Houghton The Engineer’s Error Coding Handbook , 1997, Springer US.

[6]  Sanghyeon Baeg,et al.  SRAM Interleaving Distance Selection With a Soft Error Failure Model , 2009, IEEE Transactions on Nuclear Science.

[7]  Qiang Zhao,et al.  Enhanced Memory Reliability Against Multiple Cell Upsets Using Decimal Matrix Code , 2014, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[8]  Dhiraj K. Pradhan,et al.  A soft error robust and power aware memory design , 2007, SBCCI '07.

[9]  Dhiraj K. Pradhan,et al.  Reliability Analysis of H-Tree Random Access Memories Implemented With Built in Current Sensors and Parity Codes for Multiple Bit Upset Correction , 2011, IEEE Transactions on Reliability.

[10]  E. Ibe,et al.  Impact of Scaling on Neutron-Induced Soft Error in SRAMs From a 250 nm to a 22 nm Design Rule , 2010, IEEE Transactions on Electron Devices.

[11]  Nur A. Touba,et al.  Multiple Bit Upset Tolerant Memory Using a Selective Cycle Avoidance Based SEC-DED-DAEC Code , 2007, 25th IEEE VLSI Test Symposium (VTS'07).