Moment based delay modelling for on-chip RC global VLSI interconnect for unit ramp input

The Elmore delay has been the metric of choice for the performance driven design applications. But the accuracy of the Elmore delay is insufficient. This paper presents an accurate and efficient model to compute the delay metric of on-chip high speed VLSI interconnects for ramp inputs. The proposed delay metric is based on the distributed RC interconnect model. For optimization like physical synthesis and static timing analysis, efficient interconnect delay computation is critical. In this paper, a delay metric using RC-out has been formulated which computes the delay at the output node. The proposed model is based on the first three moments of the impulse response. Two pole RC model is developed based on the first, second and third moments' effect onto the delay calculation for interconnect lines. This two pole approach permits the pre-characterization of the interconnect delay. The empirical D3M metric is shown to be a typical case. The proposed metric also provides an expression for impulse response. The SPICE simulation results justify the accuracy and efficacy of the proposed model.

[1]  Emrah Acar,et al.  h-gamma: an RC delay metric based on a gamma distribution approximation of the homogeneous response , 1998, ICCAD '98.

[2]  Nicholas C. Rumin,et al.  Delay and current estimation in a CMOS inverter with an RC load , 2001, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..

[3]  Lawrence T. Pileggi,et al.  An explicit RC-circuit delay approximation based on the first three moments of the impulse response , 1996, 33rd Design Automation Conference Proceedings, 1996.

[4]  S. Nikolaidis,et al.  Delay and power estimation for a CMOS inverter driving RC interconnect loads , 1998, ISCAS '98. Proceedings of the 1998 IEEE International Symposium on Circuits and Systems (Cat. No.98CH36187).

[5]  Lawrence T. Pileggi,et al.  Asymptotic waveform evaluation for timing analysis , 1990, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..

[6]  Andrew B. Kahng,et al.  Accurate Analytical Delay Models for VLSI Interconnects , 1995 .

[7]  Donglin Su,et al.  MODEL ORDER REDUCTION FOR PEEC MODELING BASED ON MOMENT MATCHING , 2011 .

[8]  Rajib Kar,et al.  Accurate Crosstalk Analysis for RLC On-Chip , 2011 .

[9]  Rajib Kar,et al.  A Novel and Efficient Approach for RC Delay Evaluation of On-chip VLSI Interconnect under Current Mode Signaling Technique , 2010 .

[10]  W. C. Elmore The Transient Response of Damped Linear Networks with Particular Regard to Wideband Amplifiers , 1948 .

[11]  Larry Pileggi,et al.  IC Interconnect Analysis , 2002 .

[12]  Emre Salman,et al.  Shielding Methodologies in the Presence of Power/Ground Noise , 2009, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[13]  Chandramouli V. Kashyap,et al.  RC delay metrics for performance optimization , 2001, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..

[14]  Rajib Kar,et al.  Delay Analysis on-chip VLSI Interconnect using Gamma Distribution Function , 2010 .

[15]  Rajib Kar,et al.  CLOSED FORM SOLUTION FOR DELAY AND POWER FOR A CMOS INVERTER DRIVING RLC INTERCONNECT UNDER STEP INPUT , 2011 .

[16]  Z. Bai Krylov subspace techniques for reduced-order modeling of large-scale dynamical systems , 2002 .