An 0.8µm CMOS technology for high performance logic applications

This paper reports on the process architecture and results of an 0.8µm 5V CMOS logic technology. The process, which is a factor of two faster than current 1.2µm CMOS technology, features seven optically patterned levels with 0.8µm geometries: isolation, gates, contacts, vias, TiN local interconnect (LI), and two metal levels.

[1]  T.C. Holloway,et al.  Titanium disilicide contact resistivity and its impact on 1-µm CMOS circuit performance , 1986, IEEE Transactions on Electron Devices.

[2]  Chang-Feng Wan,et al.  VLSI Local interconnect level using titanium nitride , 1985, 1985 International Electron Devices Meeting.