A 62dB SFDR, 500MSPS, 15mW Open-Loop Track-and-Hold Circuit

In this work, the design of an open-loop front-end track & hold (T&H) circuit is considered. Advantages of the presented circuit include low power-consumption, high-speed operation, simple reliable design, and ability to operate at low power-supplies. The major problem of open-loop circuits is their relatively poor linearity. In the presented design, high linearity is achieved by applying three linearization techniques: clock boosting (Abo and Gray, 1999), resistive source degeneration (Razavi, 2001), (Ouzounov et al., 2005) and cross-coupling (Ouzounov et al., 2005), (Voorman and Veenstra, 2000). As a result, a linearity corresponding to 10-bit accuracy is achieved. The final design in a 0.18mum CMOS process achieves an SFDR of 62 dB using a sample frequency of 500 MHz while consuming 15mW at a 1.8V power supply

[1]  A.H.M. van Roermund,et al.  A CMOS V-I converter with 75-dB SFDR and 360-/spl mu/W power consumption , 2005, IEEE Journal of Solid-State Circuits.

[2]  Arthur H. M. van Roermund,et al.  Digital post-correction of front-end track-and-hold circuits in ADCs , 2006, 2006 IEEE International Symposium on Circuits and Systems.

[3]  P. R. Gray,et al.  A 1.5-V, 10-bit, 14.3-MS/s CMOS pipeline analog-to-digital converter , 1999, IEEE J. Solid State Circuits.

[4]  H. Voorman,et al.  Tunable high-frequency Gm-C filters , 2000, IEEE Journal of Solid-State Circuits.