Transactions Papers Novel Viterbi Decoder VLSI Implementation and its Performance
暂无分享,去创建一个
Shuji Kubota | Shuzo Kato | T. Ishitani | S. Kubota | S. Kato | T. Ishitani
[1] R. Orndorff,et al. Viterbi decoder VLSI integrated circuit for bit error correction , 1981 .
[2] Shuji Kubota,et al. HIGH-SPEED AND HIGH-CODING-GAIN VITERBI DECODER WITH LOW POWER CONSUMPTION EMPLOYING SST (SCARCE STATE TRANSITION) SCHEME. , 1986 .
[3] J. Schalkwijk,et al. Syndrome Decoding of Binary Rate-1/2 Convolutional Codes , 1976, IEEE Trans. Commun..
[4] Andrew J. Viterbi,et al. Convolutional Codes and Their Performance in Communication Systems , 1971 .
[5] J. Bibb Cain,et al. Punctured convolutional codes of rate (n-1)/n and simplified maximum likelihood decoding (Corresp.) , 1979, IEEE Trans. Inf. Theory.
[6] Masahiro Morikura,et al. General Purpose TDMA LSI Development for Low Cost Earth Station , 1986, ICC.
[7] P. Hoppes,et al. A monolithic CMOS maximum-likelihood convolutional decoder for digital communication systems , 1982, 1982 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.
[8] R. Orndorff,et al. CMOS/SOS LSI implementation of Viterbi error correction circuitry , 1979, 1979 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.
[9] James L. Massey,et al. Inverses of Linear Sequential Circuits , 1968, IEEE Transactions on Computers.
[10] Gerhard Fettweis,et al. Parallel Viterbi algorithm implementation: breaking the ACS-bottleneck , 1989, IEEE Trans. Commun..