A 5 ns 1 Mb ECL BiCMOS SRAM
暂无分享,去创建一个
K. Nakamura | M. Takada | T. Takeshima | T. Yamazaki | K. Imai | S. Ohi | K. Furuta | Y. Fukuda | Y. Minato | H. Kimoto | M. Takada | K. Nakamura | T. Takeshima | K. Furuta | T. Yamazaki | K. Imai | S. Ohi | Y. Fukuda | Y. Minato | H. Kimoto
[1] M. Matsui,et al. An 8-ns 1-Mbit ECL BiCMOS SRAM with double-latch ECL-to-CMOS-level converters , 1989 .
[2] Makoto Suzuki,et al. A 3.5 ns, 500 mW 16 kb BiCMOS ECL RAM , 1989, IEEE International Solid-State Circuits Conference, 1989 ISSCC. Digest of Technical Papers.
[3] Y. Maki,et al. A 6.5 ns 1 Mb BiCMOS ECL SRAM , 1990, 1990 37th IEEE International Conference on Solid-State Circuits.
[4] Ashwin H. Shah,et al. An 8-ns 256K ECL SRAM with CMOS memory array and battery backup capability , 1988 .
[5] Douglas D. Smith,et al. A 12-ns ECL I/O 256 K*1-bit SRAM using a 1- mu m BiCMOS technology , 1988 .